Full metadata record
DC FieldValueLanguage
dc.contributor.authorLin, TJen_US
dc.contributor.authorJen, CWen_US
dc.date.accessioned2014-12-08T15:27:06Z-
dc.date.available2014-12-08T15:27:06Z-
dc.date.issued2000en_US
dc.identifier.isbn0-7803-5747-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/19336-
dc.description.abstractSignal processing usually requires extremely high computing power. Fortunately, with advance in VLSI technology, the required performance could be achieved with more functional units performing concurrent computations on a chip. Supplying demanding data streams to these computational units soon becomes the system-performance bottleneck because of slow off-chip I/O and memory with less improvement speed. We have proposed a data stream generation (DSG) scheme that explores data reuse property existing in most signal processing algorithms while supplying appropriate data sequences. This scheme can make the VLSI signal processors much more latency and cost efficient. In the illustrating example, our DSG supplies the specified streams with 4-cycle setup time at the beginning (latency), instead of 48 cycles for each block in conventional FIFO approaches and only requires 1/6-storage elements.en_US
dc.language.isoen_USen_US
dc.titleData stream generation for concurrent computation in VLSI signal processorsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2000 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I-IIIen_US
dc.citation.spage587en_US
dc.citation.epage590en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000166107600130-
Appears in Collections:Conferences Paper