完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, TJ | en_US |
dc.contributor.author | Jen, CW | en_US |
dc.date.accessioned | 2014-12-08T15:27:06Z | - |
dc.date.available | 2014-12-08T15:27:06Z | - |
dc.date.issued | 2000 | en_US |
dc.identifier.isbn | 0-7803-5747-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19336 | - |
dc.description.abstract | Signal processing usually requires extremely high computing power. Fortunately, with advance in VLSI technology, the required performance could be achieved with more functional units performing concurrent computations on a chip. Supplying demanding data streams to these computational units soon becomes the system-performance bottleneck because of slow off-chip I/O and memory with less improvement speed. We have proposed a data stream generation (DSG) scheme that explores data reuse property existing in most signal processing algorithms while supplying appropriate data sequences. This scheme can make the VLSI signal processors much more latency and cost efficient. In the illustrating example, our DSG supplies the specified streams with 4-cycle setup time at the beginning (latency), instead of 48 cycles for each block in conventional FIFO approaches and only requires 1/6-storage elements. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Data stream generation for concurrent computation in VLSI signal processors | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2000 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I-III | en_US |
dc.citation.spage | 587 | en_US |
dc.citation.epage | 590 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000166107600130 | - |
顯示於類別: | 會議論文 |