完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wey, WS | en_US |
dc.contributor.author | Huang, YC | en_US |
dc.date.accessioned | 2014-12-08T15:27:12Z | - |
dc.date.available | 2014-12-08T15:27:12Z | - |
dc.date.issued | 1999 | en_US |
dc.identifier.isbn | 0-7803-5471-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19417 | - |
dc.description.abstract | A novel topology for CMOS Delta Sigma rms-to-dc converters is described. Analysis shows that the proposed topology is insensitive to most circuit imperfections except offset voltages. A test circuit of a 1st-order single-ended rms-to-dc converter is realized in a 0.8 mu m double-poly CMOS process. Experimental results demonstrate that input waveforms with crest factors as high as 3 can be measured at the 800mV full-scale input level. It provides a maximum relative error of +/-1% of reading. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A CMOS rms-to-dc converter using Delta Sigma multiplier-divider | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS | en_US |
dc.citation.spage | 256 | en_US |
dc.citation.epage | 258 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000081715200064 | - |
顯示於類別: | 會議論文 |