完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWey, WSen_US
dc.contributor.authorHuang, YCen_US
dc.date.accessioned2014-12-08T15:27:12Z-
dc.date.available2014-12-08T15:27:12Z-
dc.date.issued1999en_US
dc.identifier.isbn0-7803-5471-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/19417-
dc.description.abstractA novel topology for CMOS Delta Sigma rms-to-dc converters is described. Analysis shows that the proposed topology is insensitive to most circuit imperfections except offset voltages. A test circuit of a 1st-order single-ended rms-to-dc converter is realized in a 0.8 mu m double-poly CMOS process. Experimental results demonstrate that input waveforms with crest factors as high as 3 can be measured at the 800mV full-scale input level. It provides a maximum relative error of +/-1% of reading.en_US
dc.language.isoen_USen_US
dc.titleA CMOS rms-to-dc converter using Delta Sigma multiplier-divideren_US
dc.typeProceedings Paperen_US
dc.identifier.journalISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITSen_US
dc.citation.spage256en_US
dc.citation.epage258en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000081715200064-
顯示於類別:會議論文