完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, GJen_US
dc.contributor.authorHwang, FKen_US
dc.contributor.authorTong, LDen_US
dc.date.accessioned2014-12-08T15:27:13Z-
dc.date.available2014-12-08T15:27:13Z-
dc.date.issued1998en_US
dc.identifier.isbn0-8218-0831-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/19439-
dc.description.abstractIn recent years, many multistage interconnection networks using 2 x 2 switching elements have been proposed for parallel architectures. Typical examples are baseline networks, banyan networks, shuffle-exchange networks and their inverses. As these networks are blocking, such networks with extra stages have also been studied extensively. These include Benes networks and Delta + Delta' networks. Recently, Hwang, Liaw and Yeh studied k-extra-stage networks which is a generalization of the above networks. They also investigated the equivalence issue among some of these networks. In this paper, we study a more general class of networks, which we call (m + 1)-stage d-nary bit permutation networks. We characterize the equivalence of such networks by sequence of positive integers.en_US
dc.language.isoen_USen_US
dc.subjectmultistage interconnection networken_US
dc.subjectswitching networken_US
dc.subjectpermutation routingen_US
dc.subjectsterling numberen_US
dc.subjectrearrangeable nonblockingen_US
dc.titleCharacterizing bit permutation networksen_US
dc.typeProceedings Paperen_US
dc.identifier.journalADVANCES IN SWITCHING NETWORKSen_US
dc.citation.volume42en_US
dc.citation.spage157en_US
dc.citation.epage167en_US
dc.contributor.department應用數學系zh_TW
dc.contributor.departmentDepartment of Applied Mathematicsen_US
dc.identifier.wosnumberWOS:000078897300010-
顯示於類別:會議論文