完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tseng, YK | en_US |
dc.contributor.author | Wu, CY | en_US |
dc.date.accessioned | 2014-12-08T15:27:18Z | - |
dc.date.available | 2014-12-08T15:27:18Z | - |
dc.date.issued | 1998 | en_US |
dc.identifier.isbn | 0-7803-4455-3 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19540 | - |
dc.description.abstract | New true-single-phase-clocking BiCMOS dynamic logic circuits and BiCMOS dynamic latch logic circuits for high-speed dynamic pipelined system applications are proposed and analyzed. The circuit performance of the new BiCMOS dynamic logic circuits and BiCMOS dynamic latch logic circuits are simulated by using HSPICE in 1 mu m BiCMOS technology. Simulation results have shown that the operating frequency of the pipelined system which is constructed by the new dynamic latch logic circuits, is 204.1 MHz under 1.5 pF output loading at 2.3 V. It is 2.86 times of the operating frequency in the CMOS TSPC dynamic pipelined system. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A new true-single-phase-clocking (TSPC) BiCMOS dynamic pipelined logic | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6 | en_US |
dc.citation.spage | A49 | en_US |
dc.citation.epage | A52 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000075224600164 | - |
顯示於類別: | 會議論文 |