完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsiao, SY | en_US |
dc.contributor.author | Wu, CY | en_US |
dc.date.accessioned | 2014-12-08T15:27:23Z | - |
dc.date.available | 2014-12-08T15:27:23Z | - |
dc.date.issued | 1997 | en_US |
dc.identifier.isbn | 0-7803-3583-X | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19633 | - |
dc.description.abstract | A new CMOS four-quadrant analog multiplier is proposed and analyzed. By applying differential input signals to a set of combiners, the multiplication function can be implemented. Based on the proposed new combiner circuit, a low-voltage high-performance CMOS four-quadrant analog multiplier is designed and fabricated by 0.8 mu m N-well double-poly-double-metal CMOS technology. Experimental results have shown that, under single 1.2 V supply voltage, the circuit has 0.89% linearity error and 1.1% total harmonic distortion under the maximum-scale input 500 mV(P-P) at both inputs. The measured -3 dB bandwidth is 2.2 MHz and the power dissipation is 2.8 mW. The input bandwidth of the multiplier can be designed to reach the GHz range. Simple structure, low-voltage low-power capability, and high performance make the proposed multiplier quite feasible in many applications. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A 1.2 V CMOS four-quadrant analog multiplier | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE | en_US |
dc.citation.spage | 241 | en_US |
dc.citation.epage | 244 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:A1997BJ47Z00061 | - |
顯示於類別: | 會議論文 |