完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsiao, SYen_US
dc.contributor.authorWu, CYen_US
dc.date.accessioned2014-12-08T15:27:23Z-
dc.date.available2014-12-08T15:27:23Z-
dc.date.issued1997en_US
dc.identifier.isbn0-7803-3583-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/19633-
dc.description.abstractA new CMOS four-quadrant analog multiplier is proposed and analyzed. By applying differential input signals to a set of combiners, the multiplication function can be implemented. Based on the proposed new combiner circuit, a low-voltage high-performance CMOS four-quadrant analog multiplier is designed and fabricated by 0.8 mu m N-well double-poly-double-metal CMOS technology. Experimental results have shown that, under single 1.2 V supply voltage, the circuit has 0.89% linearity error and 1.1% total harmonic distortion under the maximum-scale input 500 mV(P-P) at both inputs. The measured -3 dB bandwidth is 2.2 MHz and the power dissipation is 2.8 mW. The input bandwidth of the multiplier can be designed to reach the GHz range. Simple structure, low-voltage low-power capability, and high performance make the proposed multiplier quite feasible in many applications.en_US
dc.language.isoen_USen_US
dc.titleA 1.2 V CMOS four-quadrant analog multiplieren_US
dc.typeProceedings Paperen_US
dc.identifier.journalISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGEen_US
dc.citation.spage241en_US
dc.citation.epage244en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1997BJ47Z00061-
顯示於類別:會議論文