標題: Pulse-width-modulation feedforward neural network design with on-chip learning
作者: Bor, JC
Wu, CY
交大名義發表
電子工程學系及電子研究所
National Chiao Tung University
Department of Electronics Engineering and Institute of Electronics
公開日期: 1996
摘要: In this paper, a CMOS VLSI design of the pulse width modulation (PWM) neural network with on-chip leaning is proposed. The multiplication and summation functions are realized by using the PWM technique and simple mixed-mode circuits with good linearity and large dynamic range. From the measured results, the linearity of synapses versus input pulse widths can be almost kept under +/-0.2%. Also the measured results on the simple Chinese word speech classification have successfully verified the function-correctness and performance of the designed neural network.
URI: http://hdl.handle.net/11536/19889
ISBN: 0-7803-3702-6
期刊: APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96
起始頁: 369
結束頁: 372
顯示於類別:會議論文