完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Bor, JC | en_US |
dc.contributor.author | Wu, CY | en_US |
dc.date.accessioned | 2014-12-08T15:27:38Z | - |
dc.date.available | 2014-12-08T15:27:38Z | - |
dc.date.issued | 1996 | en_US |
dc.identifier.isbn | 0-7803-3702-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19889 | - |
dc.description.abstract | In this paper, a CMOS VLSI design of the pulse width modulation (PWM) neural network with on-chip leaning is proposed. The multiplication and summation functions are realized by using the PWM technique and simple mixed-mode circuits with good linearity and large dynamic range. From the measured results, the linearity of synapses versus input pulse widths can be almost kept under +/-0.2%. Also the measured results on the simple Chinese word speech classification have successfully verified the function-correctness and performance of the designed neural network. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Pulse-width-modulation feedforward neural network design with on-chip learning | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96 | en_US |
dc.citation.spage | 369 | en_US |
dc.citation.epage | 372 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:A1996BH25U00090 | - |
顯示於類別: | 會議論文 |