完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, C. L. | en_US |
dc.contributor.author | Tsai, C. H. | en_US |
dc.contributor.author | Li, C. I. | en_US |
dc.contributor.author | Tzeng, C. Y. | en_US |
dc.contributor.author | Lin, G. P. | en_US |
dc.contributor.author | Chen, W. J. | en_US |
dc.contributor.author | Chin, Y. L. | en_US |
dc.contributor.author | Liao, C. I. | en_US |
dc.contributor.author | Chan, M. | en_US |
dc.contributor.author | Wu, J. Y. | en_US |
dc.contributor.author | Hsieh, E. R. | en_US |
dc.contributor.author | Guo, B. N. | en_US |
dc.contributor.author | Lu, S. | en_US |
dc.contributor.author | Colombeau, B. | en_US |
dc.contributor.author | Chung, S. S. | en_US |
dc.contributor.author | Chen, I. C. | en_US |
dc.date.accessioned | 2014-12-08T15:28:02Z | - |
dc.date.available | 2014-12-08T15:28:02Z | - |
dc.date.issued | 2012-10-01 | en_US |
dc.identifier.issn | 0741-3106 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/LED.2012.2209395 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/20308 | - |
dc.description.abstract | In this letter, we have demonstrated that cryogenic implant in the source and drain formation offers advantages for reducing the threshold voltage mismatch in pMOSFET. A discrete dopant profiling method is used to verify the presence of boron out-diffusion from the drain, which further induces the random dopant fluctuation. Results show that this boron out-diffusion can be greatly reduced in this new process. Two major factors in improving the device variability by cryogenic implant are discussed, i.e., the polysilicon grain size control and the embedded-SiGe dislocation defect reduction during source and drain formation. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Cryogenic implant | en_US |
dc.subject | ion implantation | en_US |
dc.subject | logic device | en_US |
dc.subject | novel process technology | en_US |
dc.subject | random dopant fluctuation | en_US |
dc.title | Suppressing Device Variability by Cryogenic Implant for 28-nm Low-Power SoC Applications | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/LED.2012.2209395 | en_US |
dc.identifier.journal | IEEE ELECTRON DEVICE LETTERS | en_US |
dc.citation.volume | 33 | en_US |
dc.citation.issue | 10 | en_US |
dc.citation.spage | 1444 | en_US |
dc.citation.epage | 1446 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000309364600037 | - |
dc.citation.woscount | 2 | - |
顯示於類別: | 期刊論文 |