完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Yu-Hueien_US
dc.contributor.authorChiu, Chao-Changen_US
dc.contributor.authorPeng, Shen-Yuen_US
dc.contributor.authorChen, Ke-Horngen_US
dc.contributor.authorLin, Ying-Hsien_US
dc.contributor.authorLee, Chao-Chengen_US
dc.contributor.authorHuang, Chen-Chihen_US
dc.contributor.authorTsai, Tsung-Yenen_US
dc.date.accessioned2014-12-08T15:28:33Z-
dc.date.available2014-12-08T15:28:33Z-
dc.date.issued2012-11-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2012.2211671en_US
dc.identifier.urihttp://hdl.handle.net/11536/20658-
dc.description.abstractA 65-nm energy-efficient power management with frequency-based control (FBC) is proposed to achieve the near-optimum dynamic voltage scaling (DVS) in a system-on-chip system. Since DVS and dynamic frequency scaling (DFS) operations are demanded for system processor, control loop of the proposed single-inductor dual-output (SIDO) power module is merged with the frequency-controlled phase-locked loop (PLL) to constitute the operation of hybrid control loop. This means that both DVS and DFS operations can be guaranteed and are not affected by process, supply voltage, and temperature variations. The proposed power management can receive the demand of system processor by hybrid control loop and can help realize the supply voltage with different operation tasks for near-optimum DVS operation. The fabricated chip occupies a 1.12-mm(2) silicon area. Experimental results show that the SIDO power module achieves a peak efficiency of 90% and the highest power reduction of 33% with the proposed near-optimum DVS operation.en_US
dc.language.isoen_USen_US
dc.subjectDynamic frequency scaling (DFS)en_US
dc.subjectdynamic voltage scaling (DVS)en_US
dc.subjectfrequency-based control (FBC)en_US
dc.subjecthybrid control loopen_US
dc.subjectphase-locked loop (PLL)en_US
dc.subjectpower efficiencyen_US
dc.subjectpower managementen_US
dc.subjectsingle-inductor dual-output (SIDO) converteren_US
dc.titleA Near-Optimum Dynamic Voltage Scaling (DVS) in 65-nm Energy-Efficient Power Management With Frequency-Based Control (FBC) for SoC Systemen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JSSC.2012.2211671en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume47en_US
dc.citation.issue11en_US
dc.citation.spage2563en_US
dc.citation.epage2575en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000310888200003-
dc.citation.woscount5-
顯示於類別:期刊論文


文件中的檔案:

  1. 000310888200003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。