完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Yu-Huei | en_US |
dc.contributor.author | Chiu, Chao-Chang | en_US |
dc.contributor.author | Peng, Shen-Yu | en_US |
dc.contributor.author | Chen, Ke-Horng | en_US |
dc.contributor.author | Lin, Ying-Hsi | en_US |
dc.contributor.author | Lee, Chao-Cheng | en_US |
dc.contributor.author | Huang, Chen-Chih | en_US |
dc.contributor.author | Tsai, Tsung-Yen | en_US |
dc.date.accessioned | 2014-12-08T15:28:33Z | - |
dc.date.available | 2014-12-08T15:28:33Z | - |
dc.date.issued | 2012-11-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JSSC.2012.2211671 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/20658 | - |
dc.description.abstract | A 65-nm energy-efficient power management with frequency-based control (FBC) is proposed to achieve the near-optimum dynamic voltage scaling (DVS) in a system-on-chip system. Since DVS and dynamic frequency scaling (DFS) operations are demanded for system processor, control loop of the proposed single-inductor dual-output (SIDO) power module is merged with the frequency-controlled phase-locked loop (PLL) to constitute the operation of hybrid control loop. This means that both DVS and DFS operations can be guaranteed and are not affected by process, supply voltage, and temperature variations. The proposed power management can receive the demand of system processor by hybrid control loop and can help realize the supply voltage with different operation tasks for near-optimum DVS operation. The fabricated chip occupies a 1.12-mm(2) silicon area. Experimental results show that the SIDO power module achieves a peak efficiency of 90% and the highest power reduction of 33% with the proposed near-optimum DVS operation. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Dynamic frequency scaling (DFS) | en_US |
dc.subject | dynamic voltage scaling (DVS) | en_US |
dc.subject | frequency-based control (FBC) | en_US |
dc.subject | hybrid control loop | en_US |
dc.subject | phase-locked loop (PLL) | en_US |
dc.subject | power efficiency | en_US |
dc.subject | power management | en_US |
dc.subject | single-inductor dual-output (SIDO) converter | en_US |
dc.title | A Near-Optimum Dynamic Voltage Scaling (DVS) in 65-nm Energy-Efficient Power Management With Frequency-Based Control (FBC) for SoC System | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JSSC.2012.2211671 | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 47 | en_US |
dc.citation.issue | 11 | en_US |
dc.citation.spage | 2563 | en_US |
dc.citation.epage | 2575 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000310888200003 | - |
dc.citation.woscount | 5 | - |
顯示於類別: | 期刊論文 |