Full metadata record
DC FieldValueLanguage
dc.contributor.authorLee, I-Cheen_US
dc.contributor.authorTsai, Tsung-Cheen_US
dc.contributor.authorTsai, Chun-Chienen_US
dc.contributor.authorYang, Po-Yuen_US
dc.contributor.authorWang, Chao-Lungen_US
dc.contributor.authorCheng, Huang-Chungen_US
dc.date.accessioned2014-12-08T15:28:35Z-
dc.date.available2014-12-08T15:28:35Z-
dc.date.issued2012-11-01en_US
dc.identifier.issn0038-1101en_US
dc.identifier.urihttp://dx.doi.org/10.1016/j.sse.2012.05.016en_US
dc.identifier.urihttp://hdl.handle.net/11536/20675-
dc.description.abstractThe three-dimensional CMOS inverter with top-gate (TG) poly-Si thin film transistors (TFTs) vertically stacked on the bottom-gate (BC) poly-Si TFTs have been proposed to achieve high-performance characteristics via excimer laser crystallization (ELC) for the first time. Under an appropriate laser irradiation energy density, the silicon grain growth could be controlled from the sidewalls of the bottom-gate structure and thus the high-quality laterally grown poly-Si film with single perpendicular grain boundary in the channel would be formed for the BC TFTs. In addition, a simple ELC method was also utilized to the top-layered poly-Si film for TG TFTs as compared with solid-state-crystallized (SPC) ones. As a result, the field-effect mobilities of the proposed n-type BC and p-type TG TFTs could be significantly increased to be 390 and 131 cm(2)/V s, respectively, in contrast to 32.3 and 14.7 cm(2)/V s for the SPC ones, accordingly. Furthermore, such three-dimensional (3-D) TFT have also been employed to demonstrate the inverter devices and is suitable for future 3-D ICs as well as system-on-panel applications. (c) 2012 Elsevier Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.subjectThree dimensional integrated circuit (3-D IC)en_US
dc.subjectBottom gate (BC)en_US
dc.subjectTop gate (TG)en_US
dc.subjectExcimer laser crystallization (ELC)en_US
dc.subjectThin film transistors (TFTs)en_US
dc.subjectInverteren_US
dc.titleHigh-performance vertically stacked bottom-gate and top-gate polycrystalline silicon thin-film transistors for three-dimensional integrated circuitsen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/j.sse.2012.05.016en_US
dc.identifier.journalSOLID-STATE ELECTRONICSen_US
dc.citation.volume77en_US
dc.citation.issueen_US
dc.citation.spage26en_US
dc.citation.epage30en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000309318900006-
dc.citation.woscount0-
Appears in Collections:Articles


Files in This Item:

  1. 000309318900006.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.