Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Hung, Shao-Feng | en_US |
dc.contributor.author | Hong, Hao-Chiao | en_US |
dc.date.accessioned | 2014-12-08T15:28:35Z | - |
dc.date.available | 2014-12-08T15:28:35Z | - |
dc.date.issued | 2012-10-01 | en_US |
dc.identifier.issn | 0923-8174 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1007/s10836-012-5302-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/20687 | - |
dc.description.abstract | High pin count packaging and 3D IC technology make testing such advanced ICs more and more difficult and expensive. The HOY wireless test platform provides an alternative and cost-effective test solution to address the poor accessibility and high test cost issues. The key idea is implementing a low-cost and short-distance wireless transceiver on chip so that all test instructions and data can be transmitted without physical access. Due to the limited wireless bandwidth, all modules in the device under test (DUT) are preferred to have some built-in self-test (BIST) features. Prior works successfully demonstrated that DUTs with memory and digital circuits can be tested on the low-cost wireless test platform. However, there is no example to show if it is also possible to test the DUT embedded with analog circuits on the HOY test platform. This paper demonstrates the first system-level integration including hardware and software for testing a fully-integrated BIST ADC on the HOY wireless test platform. The DUT chip fabricated in 0.18-mu m CMOS consists of a second-order I -I" pound ADC under test (AUT) and the BIST circuitry. The AUT design employs the decorrelating design-for-digital-testability ((DT)-T-3) scheme to make itself digitally testable. The BIST design is based on the modified controlled sine wave fitting (CSWF) method. The required BIST circuits are purely digital and as small as 9.9k gates. The gate count of the HOY test wrapper is less than 1k. Experimental results obtained by the HOY wireless test platform show that the AUT achieves a dynamic range of 85.1 dB and a peak SNDR of 78.6 dB. The wireless test results show good agreement with those acquired by conventional analog tests. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Analog-to-digital converter (ADC) | en_US |
dc.subject | Built-in self-test (BIST) | en_US |
dc.subject | Design-for-testability (DfT) | en_US |
dc.subject | Sigma-Delta modulation | en_US |
dc.subject | Analog and mixed-signal test | en_US |
dc.subject | Wireless test | en_US |
dc.title | Experimental Results of Testing a BIST epsilon-Delta ADC on the HOY Wireless Test Platform | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1007/s10836-012-5302-7 | en_US |
dc.identifier.journal | JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | en_US |
dc.citation.volume | 28 | en_US |
dc.citation.issue | 5 | en_US |
dc.citation.spage | 571 | en_US |
dc.citation.epage | 584 | en_US |
dc.contributor.department | 電機資訊學士班 | zh_TW |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Undergraduate Honors Program of Electrical Engineering and Computer Science | en_US |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000310955700004 | - |
dc.citation.woscount | 0 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.