Full metadata record
DC FieldValueLanguage
dc.contributor.authorLiao, Te-Wenen_US
dc.contributor.authorSu, Jun-Renen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2014-12-08T15:28:41Z-
dc.date.available2014-12-08T15:28:41Z-
dc.date.issued2012en_US
dc.identifier.isbn978-1-4673-2527-1en_US
dc.identifier.issn1548-3746en_US
dc.identifier.urihttp://hdl.handle.net/11536/20750-
dc.description.abstractIn this paper, we presents a low-spur phase locked loop (PLL) system for wireless applications. The low-spur frequency synthesizer randomizes the periodic ripples on the control voltage of the voltage-controlled oscillator (VCO) in order to reduce the reference spur at the output of the PLL. A new random clock generator is presented to perform a random selection of phase frequency detector (PFD) control for charge pump at locked state. The proposed frequency synthesizer was fabricated in TSMC 0.18-mu m CMOS process. The PLL has achieved the phase noise of -105 dBc/Hz at 1MHz offset frequency and reference spurs below -72dBc.en_US
dc.language.isoen_USen_US
dc.subjectPLLen_US
dc.subjectlow spuren_US
dc.subjectSynthesizeren_US
dc.titleLow-Spur Technique For Integer-N Phase-Locked Loopen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS)en_US
dc.citation.spage546en_US
dc.citation.epage549en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000312667200137-
Appears in Collections:Conferences Paper