Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Liao, Te-Wen | en_US |
dc.contributor.author | Su, Jun-Ren | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2014-12-08T15:28:41Z | - |
dc.date.available | 2014-12-08T15:28:41Z | - |
dc.date.issued | 2012 | en_US |
dc.identifier.isbn | 978-1-4673-2527-1 | en_US |
dc.identifier.issn | 1548-3746 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/20750 | - |
dc.description.abstract | In this paper, we presents a low-spur phase locked loop (PLL) system for wireless applications. The low-spur frequency synthesizer randomizes the periodic ripples on the control voltage of the voltage-controlled oscillator (VCO) in order to reduce the reference spur at the output of the PLL. A new random clock generator is presented to perform a random selection of phase frequency detector (PFD) control for charge pump at locked state. The proposed frequency synthesizer was fabricated in TSMC 0.18-mu m CMOS process. The PLL has achieved the phase noise of -105 dBc/Hz at 1MHz offset frequency and reference spurs below -72dBc. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | PLL | en_US |
dc.subject | low spur | en_US |
dc.subject | Synthesizer | en_US |
dc.title | Low-Spur Technique For Integer-N Phase-Locked Loop | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | en_US |
dc.citation.spage | 546 | en_US |
dc.citation.epage | 549 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000312667200137 | - |
Appears in Collections: | Conferences Paper |