完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Dai, Chia-Tsen | en_US |
dc.contributor.author | Chiu, Po-Yen | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.contributor.author | Tsai, Fu-Yi | en_US |
dc.contributor.author | Peng, Yan-Hua | en_US |
dc.contributor.author | Tsai, Chia-Ku | en_US |
dc.date.accessioned | 2014-12-08T15:28:41Z | - |
dc.date.available | 2014-12-08T15:28:41Z | - |
dc.date.issued | 2012 | en_US |
dc.identifier.isbn | 978-1-4673-0980-6 | en_US |
dc.identifier.issn | 1946-1550 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/20755 | - |
dc.description.abstract | The ESD robustness of gate-driven ESD clamp circuit in a 16-V CMOS process was investigated by the stresses of transmission line pulse (TLP), human-body-model ESD test, and machine-model (MM) ESD test. After TLP stresses of different voltage steps, the same ESD clamp circuit got different secondary breakdown currents (It2). In order to understand such unusual phenomenon, the failure analysis on the TLP-stressed ESD clamp circuits was performed to find the failure mechanism. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Failure Analysis on Gate-Driven ESD Clamp Circuit after TLP Stresses of Different Voltage Steps in a 16-V CMOS Process | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2012 19TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000312503700039 | - |
顯示於類別: | 會議論文 |