完整後設資料紀錄
DC 欄位語言
dc.contributor.authorDai, Chia-Tsenen_US
dc.contributor.authorChiu, Po-Yenen_US
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorTsai, Fu-Yien_US
dc.contributor.authorPeng, Yan-Huaen_US
dc.contributor.authorTsai, Chia-Kuen_US
dc.date.accessioned2014-12-08T15:28:41Z-
dc.date.available2014-12-08T15:28:41Z-
dc.date.issued2012en_US
dc.identifier.isbn978-1-4673-0980-6en_US
dc.identifier.issn1946-1550en_US
dc.identifier.urihttp://hdl.handle.net/11536/20755-
dc.description.abstractThe ESD robustness of gate-driven ESD clamp circuit in a 16-V CMOS process was investigated by the stresses of transmission line pulse (TLP), human-body-model ESD test, and machine-model (MM) ESD test. After TLP stresses of different voltage steps, the same ESD clamp circuit got different secondary breakdown currents (It2). In order to understand such unusual phenomenon, the failure analysis on the TLP-stressed ESD clamp circuits was performed to find the failure mechanism.en_US
dc.language.isoen_USen_US
dc.titleFailure Analysis on Gate-Driven ESD Clamp Circuit after TLP Stresses of Different Voltage Steps in a 16-V CMOS Processen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2012 19TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000312503700039-
顯示於類別:會議論文