完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChu, Chia-Chingen_US
dc.contributor.authorLin, Yi-Minen_US
dc.contributor.authorYang, Chi-Hengen_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.date.accessioned2014-12-08T15:29:04Z-
dc.date.available2014-12-08T15:29:04Z-
dc.date.issued2012en_US
dc.identifier.isbn978-1-4673-0046-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/20981-
dc.description.abstractA double error correcting (DEC) BCH codec is designed for NOR flash memory systems to improve reliability. Due to the latency constraint less than 10 ns, the fully parallel architecture with huge hardware cost is utilized to process both the encoding and decoding scheme within one clock cycle. Notice that encoder and decoder will not be activated simultaneously in NOR flash applications, so we combine the encoder and syndrome calculator based on the property of minimal polynomials in order to efficiently arrange silicon area. Furthermore, a new error location polynomial is developed to reduce the number of constant finite filed multipliers (CFFMs) in Chien search. According to 90 nm CMOS technology, our propose DEC BCH codec can achieve 2.5 ns latency with 41,705 mu m(2) area.en_US
dc.language.isoen_USen_US
dc.titleA Fully Parallel BCH Codec with Double Error Correcting Capability for NOR Flash Applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2012 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP)en_US
dc.citation.spage1605en_US
dc.citation.epage1608en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000312381401175-
顯示於類別:會議論文