完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Cheng, Stone | en_US |
dc.contributor.author | Chou, Po-Chien | en_US |
dc.date.accessioned | 2014-12-08T15:29:22Z | - |
dc.date.available | 2014-12-08T15:29:22Z | - |
dc.date.issued | 2013-04-01 | en_US |
dc.identifier.issn | 1290-0729 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/j.ijthermalsci.2012.10.003 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21159 | - |
dc.description.abstract | This study describes the development of packaging for high-power AlGaN/GaN high electron mobility transistors (HEMTs) on a silicon substrate. A transistor is attached to a V-grooved copper base, and mounted on a TO-3P lead-frame. Unlike flipchip or copper-molybdenum-copper (CMC)-based packaging technology, which is popular in the GaN HEMT industry, the proposed packaging structure is implemented on the periphery of the surface of the device to promote thermal dissipation from the Si substrate. The various thermal paths from the GaN gate junction to the case dissipate heat by spreading it to a protective coating; transferring it through bond wires; spreading it laterally throughout the device structure through an adhesive layer, and spreading it vertically through the bottom of the silicon chip. The effects of the design of the structure and its fabrication process on the performance of the device and its thermal resistance were studied. Thermal characterization reveals that the thermal resistance from the GaN chip to the TO-3P package was 13.72 degrees C/W. Self-heating in AlGaN/GaN device structures was measured by infrared (IR) thermography and micro-Raman spectroscopy. Experimental results indicated that a single chip that was packaged in a 5 x 3 mm V-grooved Cu base with a total gate-periphery of 30 mm had a power dissipation of 22 W with a drain bias of 100 V. Both DC and pulsed current voltage (I-D-V-DS) characteristics are measured for a range of transistor structures and sizes, at various of power densities, pulse lengths, and duty factors. These are compared with measured channel temperature profiles. (C) 2012 Elsevier Masson SAS. All rights reserved. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | GaN HEMTs | en_US |
dc.subject | Power electronics | en_US |
dc.subject | Thermal management | en_US |
dc.subject | IR thermal image | en_US |
dc.title | Novel packaging design for high-power GaN-on-Si high electron mobility transistors (HEMTs) | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1016/j.ijthermalsci.2012.10.003 | en_US |
dc.identifier.journal | INTERNATIONAL JOURNAL OF THERMAL SCIENCES | en_US |
dc.citation.volume | 66 | en_US |
dc.citation.issue | en_US | |
dc.citation.spage | 63 | en_US |
dc.citation.epage | 70 | en_US |
dc.contributor.department | 機械工程學系 | zh_TW |
dc.contributor.department | Department of Mechanical Engineering | en_US |
dc.identifier.wosnumber | WOS:000315362700008 | - |
dc.citation.woscount | 4 | - |
顯示於類別: | 期刊論文 |