完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lu, Chien-Yu | en_US |
dc.contributor.author | Tu, Ming-Hsien | en_US |
dc.contributor.author | Yang, Hao-I | en_US |
dc.contributor.author | Wu, Ya-Ping | en_US |
dc.contributor.author | Huang, Huan-Shun | en_US |
dc.contributor.author | Lin, Yuh-Jiun | en_US |
dc.contributor.author | Lee, Kuen-Di | en_US |
dc.contributor.author | Kao, Yung-Shin | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2014-12-08T15:29:40Z | - |
dc.date.available | 2014-12-08T15:29:40Z | - |
dc.date.issued | 2012-12-01 | en_US |
dc.identifier.issn | 1549-7747 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSII.2012.2231017 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21303 | - |
dc.description.abstract | This paper presents an ultra-low-power 72-Kb 9T static random-access memory (SRAM) with a ripple bit-line (RPBL) structure and negative bit-line (NBL) write-assist. The RPBL scheme provides over 40% read access performance improvement for VDD below 0.4 V compared with the conventional hierarchical bit-line structure. A variation-tolerant ripple-initiated NBL write-assist scheme with the transient negative pulse coupled only into the single selected local bit-line segment is employed to enhance the NBL, boosting efficiency and reducing power consumption. The 331 x 385 mu m(2) 72-Kb SRAM macro has been fabricated in UMC 40-nm low-power CMOS technology and was tested with full suites of SRAM compiler qualification patterns. Error-free full functionality without redundancy is achieved from 1.5 V down to 0.33 V. The measured maximum operation frequency is 220 MHz (500 kHz) at 1.1 V (0.33 V) and 25 degrees C. The measured total power consumption is 3.94 mu W at 0.33 V, 500 kHz, and 25 degrees C. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Negative bit-line (NBL) | en_US |
dc.subject | ripple bit-line (RPBL) | en_US |
dc.subject | subthreshold static random-access memory (SRAM) | en_US |
dc.subject | ultra-low voltage | en_US |
dc.subject | 9T SRAM cell | en_US |
dc.title | A 0.33-V, 500-kHz, 3.94-mu W 40-nm 72-Kb 9T Subthreshold SRAM With Ripple Bit-Line Structure and Negative Bit-Line Write-Assist | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSII.2012.2231017 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS | en_US |
dc.citation.volume | 59 | en_US |
dc.citation.issue | 12 | en_US |
dc.citation.spage | 863 | en_US |
dc.citation.epage | 867 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000314839100004 | - |
dc.citation.woscount | 2 | - |
顯示於類別: | 期刊論文 |