完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Yu-Hueien_US
dc.contributor.authorPeng, Shen-Yuen_US
dc.contributor.authorChiu, Chao-Changen_US
dc.contributor.authorWu, Alex Chun-Hsienen_US
dc.contributor.authorChen, Ke-Horngen_US
dc.contributor.authorLin, Ying-Hsien_US
dc.contributor.authorWang, Shih-Weien_US
dc.contributor.authorTsai, Tsung-Yenen_US
dc.contributor.authorHuang, Chen-Chihen_US
dc.contributor.authorLee, Chao-Chengen_US
dc.date.accessioned2014-12-08T15:30:02Z-
dc.date.available2014-12-08T15:30:02Z-
dc.date.issued2013-04-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2013.2237991en_US
dc.identifier.urihttp://hdl.handle.net/11536/21510-
dc.description.abstractA low quiescent current asynchronous digital-LDO (D-LDO) regulator integrated with a phase-locked loop (PLL)-modulated switching regulator (SWR) that achieves the near-optimum power management supply for core processor in system-on-chip (SoC). The parallel connection of the asynchronous D-LDO regulator and the ripple-based control SWR can accomplish fast-DVS (F-DVS) operation as well as high power conversion efficiency. The asynchronous D-LDO regulator controlled by bidirectional asynchronous wave pipeline realizes the F-DVS operation, which guarantees high million instructions per second (MIPS) performance of the core processor under distinct tasks. The use of a ripple-based control SWR operating with a leading phase amplifier ensures fast response and stable operation without the need for large equivalent-series-resistance, thus reducing the output voltage ripple for the enhancement of supply quality. The fabricated chip occupies 1.04 mm(2) in 40 nm CMOS technology. Experimental results show that a 94% peak efficiency with a voltage tracking speed of 7.5 V/mu s as well as the improved MIPS performance by 5.6 times was achieved.en_US
dc.language.isoen_USen_US
dc.subjectAsynchronous digital-LDO regulatoren_US
dc.subjectbidirectional asynchronous wave pipelineen_US
dc.subjectdynamic voltage scalingen_US
dc.subjecthybrid operationen_US
dc.subjectmillion instructions per second performanceen_US
dc.subjectpower conversion efficiencyen_US
dc.subjectpower moduleen_US
dc.subjectripple-based controlen_US
dc.subjectswitching regulatoren_US
dc.titleA Low Quiescent Current Asynchronous Digital-LDO With PLL-Modulated Fast-DVS Power Management in 40 nm SoC for MIPS Performance Improvementen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1109/JSSC.2013.2237991en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume48en_US
dc.citation.issue4en_US
dc.citation.spage1018en_US
dc.citation.epage1030en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000316810500014-
顯示於類別:會議論文


文件中的檔案:

  1. 000316810500014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。