完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Yu-Huei | en_US |
dc.contributor.author | Peng, Shen-Yu | en_US |
dc.contributor.author | Chiu, Chao-Chang | en_US |
dc.contributor.author | Wu, Alex Chun-Hsien | en_US |
dc.contributor.author | Chen, Ke-Horng | en_US |
dc.contributor.author | Lin, Ying-Hsi | en_US |
dc.contributor.author | Wang, Shih-Wei | en_US |
dc.contributor.author | Tsai, Tsung-Yen | en_US |
dc.contributor.author | Huang, Chen-Chih | en_US |
dc.contributor.author | Lee, Chao-Cheng | en_US |
dc.date.accessioned | 2014-12-08T15:30:02Z | - |
dc.date.available | 2014-12-08T15:30:02Z | - |
dc.date.issued | 2013-04-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JSSC.2013.2237991 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21510 | - |
dc.description.abstract | A low quiescent current asynchronous digital-LDO (D-LDO) regulator integrated with a phase-locked loop (PLL)-modulated switching regulator (SWR) that achieves the near-optimum power management supply for core processor in system-on-chip (SoC). The parallel connection of the asynchronous D-LDO regulator and the ripple-based control SWR can accomplish fast-DVS (F-DVS) operation as well as high power conversion efficiency. The asynchronous D-LDO regulator controlled by bidirectional asynchronous wave pipeline realizes the F-DVS operation, which guarantees high million instructions per second (MIPS) performance of the core processor under distinct tasks. The use of a ripple-based control SWR operating with a leading phase amplifier ensures fast response and stable operation without the need for large equivalent-series-resistance, thus reducing the output voltage ripple for the enhancement of supply quality. The fabricated chip occupies 1.04 mm(2) in 40 nm CMOS technology. Experimental results show that a 94% peak efficiency with a voltage tracking speed of 7.5 V/mu s as well as the improved MIPS performance by 5.6 times was achieved. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Asynchronous digital-LDO regulator | en_US |
dc.subject | bidirectional asynchronous wave pipeline | en_US |
dc.subject | dynamic voltage scaling | en_US |
dc.subject | hybrid operation | en_US |
dc.subject | million instructions per second performance | en_US |
dc.subject | power conversion efficiency | en_US |
dc.subject | power module | en_US |
dc.subject | ripple-based control | en_US |
dc.subject | switching regulator | en_US |
dc.title | A Low Quiescent Current Asynchronous Digital-LDO With PLL-Modulated Fast-DVS Power Management in 40 nm SoC for MIPS Performance Improvement | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/JSSC.2013.2237991 | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 48 | en_US |
dc.citation.issue | 4 | en_US |
dc.citation.spage | 1018 | en_US |
dc.citation.epage | 1030 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000316810500014 | - |
顯示於類別: | 會議論文 |