標題: A Memory-Efficient Architecture for Intra Predictor and De-Blocking Filter in Video Coding System
作者: Liu, Chia-Lin
Tsai, Chang-Hung
Wang, Hsiuan-Ting
Li, Yao
Lee, Chen-Yi
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2012
摘要: In the hardware architecture of the H. 264/AVC video coding systems, the storage size of the intra predictor and deblocking filter occupies a great portion of the internal memory size in the video coding. However, the higher resolution video costs huge internal memory size to store pixels to predict block data and eliminate the blocking effect, especially for the next-generation video applications which target resolution is Ultra-HD (8Kx4K). In this article, a memory-efficient architecture for intra predictor and de-blocking filter has been proposed which can roughly reduce up to 19% internal memory usage to efficiently reduce the decoder size and power consumption, and the sequential-interleaving memory architecture has also been adopted in the proposed architecture to solve the memory access conflict during video decoding. A test module is designed for the proposal and operates at 200 MHz for real-time processing with 85.1 K gates and 8.4 KB SRAM in 90nm CMOS technology.
URI: http://hdl.handle.net/11536/21530
ISBN: 978-1-4577-1728-4
期刊: 2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS)
起始頁: 555
結束頁: 558
顯示於類別:會議論文