Title: Substrate Noise Suppression Technique for Power Integrity of TSV 3D Integration
Authors: Yang, Po-Jen
Huang, Po-Tsang
Hwang, Wei
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2012
Abstract: In this paper, a substrate noise suppression technique is proposed for the power integrity of TSV 3D integrations. This substrate noise suppression technique reduces both substrate and TSV coupling noises using active substrate decouplers (ASDs) to absorb the substrate noise current. Additionally, the ASD placing is also presented to suppress noises effectively for different 3D structures. For a processor-memory stacking integration, the ground bouncing noises can be reduced by 44.1% via the noise suppression technique. The proposed substrate noise suppression technique can enhance the power integrity of TSV 3D-ICs by reducing the coupling substrate noises.
URI: http://hdl.handle.net/11536/21552
ISBN: 978-1-4673-0219-7
ISSN: 0271-4302
Journal: 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012)
Appears in Collections:Conferences Paper