完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, Po-Jen | en_US |
dc.contributor.author | Huang, Po-Tsang | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2014-12-08T15:30:05Z | - |
dc.date.available | 2014-12-08T15:30:05Z | - |
dc.date.issued | 2012 | en_US |
dc.identifier.isbn | 978-1-4673-0219-7 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21552 | - |
dc.description.abstract | In this paper, a substrate noise suppression technique is proposed for the power integrity of TSV 3D integrations. This substrate noise suppression technique reduces both substrate and TSV coupling noises using active substrate decouplers (ASDs) to absorb the substrate noise current. Additionally, the ASD placing is also presented to suppress noises effectively for different 3D structures. For a processor-memory stacking integration, the ground bouncing noises can be reduced by 44.1% via the noise suppression technique. The proposed substrate noise suppression technique can enhance the power integrity of TSV 3D-ICs by reducing the coupling substrate noises. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Substrate Noise Suppression Technique for Power Integrity of TSV 3D Integration | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000316903703118 | - |
顯示於類別: | 會議論文 |