完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Ren-Jieen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2014-12-08T15:30:24Z-
dc.date.available2014-12-08T15:30:24Z-
dc.date.issued2013-03-01en_US
dc.identifier.issn1084-4309en_US
dc.identifier.urihttp://dx.doi.org/10.1145/2442087.2442101en_US
dc.identifier.urihttp://hdl.handle.net/11536/21741-
dc.description.abstractIC-centric design flow has been a common paradigm when designing and optimizing a system. Package and board/system designs are usually followed by almost-ready chip designs, which causes long turn-around time communicating with package and system houses. In this article, the realizations of area-array I/O design methodologies are studied. Different from IC-centric flow, we propose a chip-package concurrent design flow to speed up the design time. Along with the flow, we design the I/O-bump (and P/G-bump) tile that combines I/O (and P/G) and bump into a hard macro with the considerations of I/O power connection and electrostatic discharge (ESD) protection. We then employ an I/O-row based scheme to place I/O-bump tiles with existed metal layers. By such a scheme, it reduces efforts in I/O placement legalization and the redistribution layer (RDL) routing. With the emphasis on package design awareness, the proposed methods map package balls onto chip I/Os, thus providing an opportunity to design chip and package in parallel. Due to this early study of I/O and bump planning, faster convergence can be expected with concurrent design flow. The results are encouraging and the merits of this flow are reassuring.en_US
dc.language.isoen_USen_US
dc.subjectAlgorithmsen_US
dc.subjectDesignen_US
dc.subjectArea-array IC designen_US
dc.subjectI/O-bump planningen_US
dc.subjectchip-package feasibility studyen_US
dc.subjectconcurrent IC design flowen_US
dc.titleA Study of Row-Based Area-Array I/O Design Planning in Concurrent Chip-Package Design Flowen_US
dc.typeArticleen_US
dc.identifier.doi10.1145/2442087.2442101en_US
dc.identifier.journalACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMSen_US
dc.citation.volume18en_US
dc.citation.issue2en_US
dc.citation.epageen_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000317427700014-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000317427700014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。