標題: High Area-Efficient ESD Clamp Circuit With Equivalent RC-Based Detection Mechanism in a 65-nm CMOS Process
作者: Yeh, Chih-Ting
Ker, Ming-Dou
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Big field-effect transistor (BigFET);electrostatic discharge (ESD);power-rail ESD clamp circuit
公開日期: 1-三月-2013
摘要: A power-rail electrostatic discharge (ESD) clamp circuit realized with ESD clamp device drawn in the layout style of big field-effect transistor (BigFET), and with parasitic diode of BigFET as a part of ESD-transient detection mechanism, is proposed and verified in a 65-nm 1.2-V CMOS process. Skillfully utilizing the diode-connected MOS transistor as the equivalent large resistor and the parasitic reverse-biased diodes of BigFET as the equivalent capacitors, the new RC-based ESD-transient detection mechanism can be achieved without using an actual resistor and capacitor to significantly reduce the layout area by similar to 82%, as compared to the traditional RC-based ESD-transient detection circuit. From the measured results, the new proposed power-rail ESD clamp circuit with body effect of ESD clamp device can perform adjustable holding voltage under the ESD stress condition, as well as better immunity against mistrigger and transient-induced latch-on under fast power-on and transient noise conditions.
URI: http://dx.doi.org/10.1109/TED.2013.2241441
http://hdl.handle.net/11536/21747
ISSN: 0018-9383
DOI: 10.1109/TED.2013.2241441
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 60
Issue: 3
起始頁: 1011
結束頁: 1018
顯示於類別:期刊論文


文件中的檔案:

  1. 000316820000016.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。