完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLEE, CYen_US
dc.contributor.authorHSIEH, PWen_US
dc.contributor.authorTSAI, JMen_US
dc.date.accessioned2014-12-08T15:03:41Z-
dc.date.available2014-12-08T15:03:41Z-
dc.date.issued1994-12-01en_US
dc.identifier.issn1051-8215en_US
dc.identifier.urihttp://dx.doi.org/10.1109/76.340196en_US
dc.identifier.urihttp://hdl.handle.net/11536/2215-
dc.description.abstractThis paper presents a very efficient VLSI architecture for real-time median filtering as requested in many image/video applications, The median is obtained by first sorting input sequences and then selecting identified order according to the number of inputs, To reach the goal of high-speed data sorting, an optimized delete-and-insert algorithm is derived and then mapped onto shiftable content-addressable memory architecture, The complete design can be decomposed into a set of processor elements, where each processor element consists of two basic cells- sort-cell and compare-cell, Thus the design becomes very regular, More specifically any specified order can be obtained within one cycle and a high-speed clock rate can be achieved, A proto-type chip for 64 samples based on this architecture has been implemented and tested, Results show that a clock rate up to 50 MHz can be achieved using a 1.2 mu m CMOS double metal technology.en_US
dc.language.isoen_USen_US
dc.titleHIGH-SPEED MEDIAN FILTER DESIGNS USING SHIFTABLE CONTENT-ADDRESSABLE MEMORYen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/76.340196en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGYen_US
dc.citation.volume4en_US
dc.citation.issue6en_US
dc.citation.spage544en_US
dc.citation.epage549en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1994PZ22600004-
dc.citation.woscount16-
顯示於類別:期刊論文


文件中的檔案:

  1. A1994PZ22600004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。