完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKo, Chun-Linen_US
dc.contributor.authorLi, Chun-Hsingen_US
dc.contributor.authorKuo, Chien-Nanen_US
dc.contributor.authorKuo, Ming-Chingen_US
dc.contributor.authorChang, Da-Chiangen_US
dc.date.accessioned2014-12-08T15:31:25Z-
dc.date.available2014-12-08T15:31:25Z-
dc.date.issued2013-06-01en_US
dc.identifier.issn0018-9480en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TMTT.2013.2260767en_US
dc.identifier.urihttp://hdl.handle.net/11536/22323-
dc.description.abstractThis paper presents a 210-GHz amplifier design in 40-nm digital bulk CMOS technology. The theoretical maximum voltage gain that an amplifier can achieve and the loss of a matching network are derived for the optimization of a few hundred gigahertz amplifiers. Accordingly, the bias and size of transistors, circuit topology, and inter-stage coupling method can be determined methodically to maximize the amplifier gain. The measured results show that the amplifier exhibits a peak power gain of 10.5 dB at 213.5 GHz and an estimated 3-dB bandwidth of 13 GHz. The power consumption is only 42.3 mW under a 0.8-V supply. To the best of the authors' knowledge, this work demonstrates the CMOS amplifier with highest operation frequency reported thus far.en_US
dc.language.isoen_USen_US
dc.subjectAmplifieren_US
dc.subjectmaximum gainen_US
dc.subjectshunt stub matchingen_US
dc.subjecttransmission lineen_US
dc.titleA 210-GHz Amplifier in 40-nm Digital CMOS Technologyen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TMTT.2013.2260767en_US
dc.identifier.journalIEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUESen_US
dc.citation.volume61en_US
dc.citation.issue6en_US
dc.citation.spage2438en_US
dc.citation.epage2446en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000319979300018-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000319979300018.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。