完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Austin C. -C. | en_US |
dc.contributor.author | Huang, Ryan H. -M. | en_US |
dc.contributor.author | Wen, Charles H. -P. | en_US |
dc.date.accessioned | 2014-12-08T15:32:22Z | - |
dc.date.available | 2014-12-08T15:32:22Z | - |
dc.date.issued | 2013-10-01 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TVLSI.2012.2220386 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/22724 | - |
dc.description.abstract | CMOS designs in the deep submicrometer era require statistical methods to accurately estimate the circuit soft error rate (SER). However, process variation increases the complexity of statistical characteristics related to transient faults, leading to considerable uncertainty in the behavior of soft errors. Regardless of the methods used, current statistical SER (SSER) frameworks invariably involve a tradeoff between accuracy and efficiency. This paper presents accurate cell models in first-order closed form to overcome this problem, thereby enabling the analysis of SSERs in a block-based fashion similar to statistical static timing analysis. These cell models are derived as a closed form in the proposed framework named CASSER, and remain precise under the assumption of a normal distribution for the process parameters. Experimental results demonstrate the efficiency (> 2-order times faster than the latest framework) and accuracy (< 3% error) of CASSER in estimating circuit SERs, when compared with the Monte Carlo SPICE simulation. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Reliability | en_US |
dc.subject | single event upset | en_US |
dc.subject | statistical SER (SSER) | en_US |
dc.subject | statistical static timing analysis (SSTA) | en_US |
dc.subject | transient fault | en_US |
dc.title | CASSER: A Closed-Form Analysis Framework for Statistical Soft Error Rate | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TVLSI.2012.2220386 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | en_US |
dc.citation.volume | 21 | en_US |
dc.citation.issue | 10 | en_US |
dc.citation.spage | 1837 | en_US |
dc.citation.epage | 1848 | en_US |
dc.contributor.department | 電機資訊學士班 | zh_TW |
dc.contributor.department | Undergraduate Honors Program of Electrical Engineering and Computer Science | en_US |
dc.identifier.wosnumber | WOS:000324650300006 | - |
dc.citation.woscount | 2 | - |
顯示於類別: | 期刊論文 |