完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Peng, Shen-Yu | en_US |
dc.contributor.author | Huang, Tzu-Chi | en_US |
dc.contributor.author | Lee, Yu-Huei | en_US |
dc.contributor.author | Chiu, Chao-Chang | en_US |
dc.contributor.author | Chen, Ke-Horng | en_US |
dc.contributor.author | Lin, Ying-Hsi | en_US |
dc.contributor.author | Lee, Chao-Cheng | en_US |
dc.contributor.author | Tsai, Tsung-Yen | en_US |
dc.contributor.author | Huang, Chen-Chih | en_US |
dc.contributor.author | Chen, Long-Der | en_US |
dc.contributor.author | Yang, Cheng-Chen | en_US |
dc.date.accessioned | 2014-12-08T15:32:53Z | - |
dc.date.available | 2014-12-08T15:32:53Z | - |
dc.date.issued | 2013-11-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JSSC.2013.2274885 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/22934 | - |
dc.description.abstract | This paper presents and analyzes a fully digital instruction-cycle-based dynamic voltage scaling (iDVS) power management strategy for low-power processor designs. The proposed iDVS technique is fully compatible with conventional DVS scheduler algorithms. An additional computer aided design-based design flow was embedded in a standard cell library to implement the iDVS-based processor in highly integrated system-on-a-chip applications. The lattice asynchronous self-timed control digital low-dropout regulator with swift response and low quiescent current was also utilized to improve iDVS voltage transition response. Results show that the iDVS-based processor with the proposed adaptive instruction cycle control scheme can efficiently perform millions of instructions per second during iDVS transition. The iDVS-based digital signal processor chip was implemented in a HH-NEC 0.18-mu m standard complementary metal-oxide semiconductor. Measurement results show that the voltage tracking speed with 11.6 V/mu s saved 53% power. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Buck converter | en_US |
dc.subject | digital signal processor (DSP) | en_US |
dc.subject | dynamic voltage scaling (DVS) | en_US |
dc.subject | fast transient | en_US |
dc.subject | low dropout (LDO) regulator | en_US |
dc.subject | low-power design | en_US |
dc.subject | million instructions per second (MIPS) performance | en_US |
dc.subject | SoC | en_US |
dc.subject | switching regulator | en_US |
dc.title | Instruction-Cycle-Based Dynamic Voltage Scaling Power Management for Low-Power Digital Signal Processor With 53% Power Savings | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JSSC.2013.2274885 | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 48 | en_US |
dc.citation.issue | 11 | en_US |
dc.citation.spage | 2649 | en_US |
dc.citation.epage | 2661 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000326265100008 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |