完整後設資料紀錄
DC 欄位語言
dc.contributor.authorPeng, Shen-Yuen_US
dc.contributor.authorHuang, Tzu-Chien_US
dc.contributor.authorLee, Yu-Hueien_US
dc.contributor.authorChiu, Chao-Changen_US
dc.contributor.authorChen, Ke-Horngen_US
dc.contributor.authorLin, Ying-Hsien_US
dc.contributor.authorLee, Chao-Chengen_US
dc.contributor.authorTsai, Tsung-Yenen_US
dc.contributor.authorHuang, Chen-Chihen_US
dc.contributor.authorChen, Long-Deren_US
dc.contributor.authorYang, Cheng-Chenen_US
dc.date.accessioned2014-12-08T15:32:53Z-
dc.date.available2014-12-08T15:32:53Z-
dc.date.issued2013-11-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2013.2274885en_US
dc.identifier.urihttp://hdl.handle.net/11536/22934-
dc.description.abstractThis paper presents and analyzes a fully digital instruction-cycle-based dynamic voltage scaling (iDVS) power management strategy for low-power processor designs. The proposed iDVS technique is fully compatible with conventional DVS scheduler algorithms. An additional computer aided design-based design flow was embedded in a standard cell library to implement the iDVS-based processor in highly integrated system-on-a-chip applications. The lattice asynchronous self-timed control digital low-dropout regulator with swift response and low quiescent current was also utilized to improve iDVS voltage transition response. Results show that the iDVS-based processor with the proposed adaptive instruction cycle control scheme can efficiently perform millions of instructions per second during iDVS transition. The iDVS-based digital signal processor chip was implemented in a HH-NEC 0.18-mu m standard complementary metal-oxide semiconductor. Measurement results show that the voltage tracking speed with 11.6 V/mu s saved 53% power.en_US
dc.language.isoen_USen_US
dc.subjectBuck converteren_US
dc.subjectdigital signal processor (DSP)en_US
dc.subjectdynamic voltage scaling (DVS)en_US
dc.subjectfast transienten_US
dc.subjectlow dropout (LDO) regulatoren_US
dc.subjectlow-power designen_US
dc.subjectmillion instructions per second (MIPS) performanceen_US
dc.subjectSoCen_US
dc.subjectswitching regulatoren_US
dc.titleInstruction-Cycle-Based Dynamic Voltage Scaling Power Management for Low-Power Digital Signal Processor With 53% Power Savingsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JSSC.2013.2274885en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume48en_US
dc.citation.issue11en_US
dc.citation.spage2649en_US
dc.citation.epage2661en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000326265100008-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000326265100008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。