完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsu, Hao-Wen | en_US |
dc.contributor.author | Kuo, Shih-Hua | en_US |
dc.contributor.author | Chang, Wen-Hsiang | en_US |
dc.contributor.author | Chen, Shi-Hao | en_US |
dc.contributor.author | Chang, Ming-Tung | en_US |
dc.contributor.author | Chao, Mango C. -T. | en_US |
dc.date.accessioned | 2014-12-08T15:33:13Z | - |
dc.date.available | 2014-12-08T15:33:13Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 978-1-4673-5543-8 | en_US |
dc.identifier.issn | 1093-0167 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/23106 | - |
dc.description.abstract | This paper focuses on tackling two problems on testing retention flip-flops in power-gated designs. The first one is how to reduce the virtual-V-DD discharge time after entering the sleep mode. The second one is how to avoid the test escape caused by the unintended initial value of the retention flip-flop during the restore function. To solve the first problem, we propose a novel ATPG framework to generate repeatedly toggling pattern pairs that can create maximal virtual-V-DD drop for a cycle. To solve the second problem, we propose a new test procedure to avoid the unintended initial value of the retention flip-flop after restoring. The effectiveness of the proposed ATPG framework and the new test procedure will be validated through SPICE simulation based on an industrial MTCMOS cell library. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Testing Retention Flip-flops in Power-gated Designs | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000326496900002 | - |
顯示於類別: | 會議論文 |