完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Hao-Wenen_US
dc.contributor.authorKuo, Shih-Huaen_US
dc.contributor.authorChang, Wen-Hsiangen_US
dc.contributor.authorChen, Shi-Haoen_US
dc.contributor.authorChang, Ming-Tungen_US
dc.contributor.authorChao, Mango C. -T.en_US
dc.date.accessioned2014-12-08T15:33:13Z-
dc.date.available2014-12-08T15:33:13Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4673-5543-8en_US
dc.identifier.issn1093-0167en_US
dc.identifier.urihttp://hdl.handle.net/11536/23106-
dc.description.abstractThis paper focuses on tackling two problems on testing retention flip-flops in power-gated designs. The first one is how to reduce the virtual-V-DD discharge time after entering the sleep mode. The second one is how to avoid the test escape caused by the unintended initial value of the retention flip-flop during the restore function. To solve the first problem, we propose a novel ATPG framework to generate repeatedly toggling pattern pairs that can create maximal virtual-V-DD drop for a cycle. To solve the second problem, we propose a new test procedure to avoid the unintended initial value of the retention flip-flop after restoring. The effectiveness of the proposed ATPG framework and the new test procedure will be validated through SPICE simulation based on an industrial MTCMOS cell library.en_US
dc.language.isoen_USen_US
dc.titleTesting Retention Flip-flops in Power-gated Designsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000326496900002-
顯示於類別:會議論文