完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Hao-I.en_US
dc.contributor.authorYang, Shyh-Chyien_US
dc.contributor.authorHwang, Weien_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2014-12-08T15:33:15Z-
dc.date.available2014-12-08T15:33:15Z-
dc.date.issued2011-06-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2010.2096112en_US
dc.identifier.urihttp://hdl.handle.net/11536/23135-
dc.description.abstractNegative-bias temperature instability (NBTI) and positive-bias temperature instability (PBTI) weaken PFET and NFET over the lifetime of usage, leading to performance and reliability degradation of nanoscale CMOS SRAM. In addition, most of the state-of-the-art SRAM designs employ replica timing control circuit to mitigate the effects of leakage and process variation, optimize the performance, and reduce power consumption. NBTI and PBTI also degrade the timing control circuits and may render them ineffective. In this paper, we provide comprehensive analyses on the impacts of NBTI and PBTI on a two-port 8T SRAM design, including the stability and Write margin of the cell, Read/Write access paths, and replica timing control circuits. We show, for the first time, that because the Read/Write replica timing control circuits are activated in every Read/Write cycle, they exhibit distinctively different degradation behavior from the normal array access paths, resulting in degradation of timing control and performance. We also discuss degradation tolerant design techniques to mitigate the performance and reliability degradation induced by NBTI/PBTI.en_US
dc.language.isoen_USen_US
dc.subjectNegative bias temperature instability (NBTI)en_US
dc.subjectpositive bias temperature instability (PBTI)en_US
dc.subjectreliabilityen_US
dc.subjectreplica timing control circuiten_US
dc.subjectSRAMen_US
dc.titleImpacts of NBTI/PBTI on Timing Control Circuits and Degradation Tolerant Design in Nanoscale CMOS SRAMen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2010.2096112en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume58en_US
dc.citation.issue6en_US
dc.citation.spage1239en_US
dc.citation.epage1251en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000291044600008-
dc.citation.woscount8-
顯示於類別:期刊論文


文件中的檔案:

  1. 000291044600008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。