完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, Hao-I. | en_US |
dc.contributor.author | Yang, Shyh-Chyi | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2014-12-08T15:33:15Z | - |
dc.date.available | 2014-12-08T15:33:15Z | - |
dc.date.issued | 2011-06-01 | en_US |
dc.identifier.issn | 1549-8328 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSI.2010.2096112 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/23135 | - |
dc.description.abstract | Negative-bias temperature instability (NBTI) and positive-bias temperature instability (PBTI) weaken PFET and NFET over the lifetime of usage, leading to performance and reliability degradation of nanoscale CMOS SRAM. In addition, most of the state-of-the-art SRAM designs employ replica timing control circuit to mitigate the effects of leakage and process variation, optimize the performance, and reduce power consumption. NBTI and PBTI also degrade the timing control circuits and may render them ineffective. In this paper, we provide comprehensive analyses on the impacts of NBTI and PBTI on a two-port 8T SRAM design, including the stability and Write margin of the cell, Read/Write access paths, and replica timing control circuits. We show, for the first time, that because the Read/Write replica timing control circuits are activated in every Read/Write cycle, they exhibit distinctively different degradation behavior from the normal array access paths, resulting in degradation of timing control and performance. We also discuss degradation tolerant design techniques to mitigate the performance and reliability degradation induced by NBTI/PBTI. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Negative bias temperature instability (NBTI) | en_US |
dc.subject | positive bias temperature instability (PBTI) | en_US |
dc.subject | reliability | en_US |
dc.subject | replica timing control circuit | en_US |
dc.subject | SRAM | en_US |
dc.title | Impacts of NBTI/PBTI on Timing Control Circuits and Degradation Tolerant Design in Nanoscale CMOS SRAM | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSI.2010.2096112 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | en_US |
dc.citation.volume | 58 | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.spage | 1239 | en_US |
dc.citation.epage | 1251 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000291044600008 | - |
dc.citation.woscount | 8 | - |
顯示於類別: | 期刊論文 |