完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWang, Po-Haoen_US
dc.contributor.authorCheng, Wei-Chungen_US
dc.contributor.authorYu, Yung-Huien_US
dc.contributor.authorKao, Tang-Chiehen_US
dc.contributor.authorTsai, Chi-Lunen_US
dc.contributor.authorChang, Pei-Yaoen_US
dc.contributor.authorLin, Tay-Jyien_US
dc.contributor.authorWang, Jinn-Shyanen_US
dc.contributor.authorChen, Tien-Fuen_US
dc.date.accessioned2014-12-08T15:35:18Z-
dc.date.available2014-12-08T15:35:18Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4799-0522-5; 978-1-4799-0524-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/23930-
dc.description.abstractContemporary cache is known for consuming a large part of total power in microprocessors. Voltage scaling had been used to reduce the power consumption of the cache. However, due to the impact of variations, SRAM cells of the cache could potentially fail when voltage dropping. To against variations, we need to increase the supply voltage for the safety margin, thus the cache costs large energy consumption. For eliminating the voltage safety margin, some prior works for SRAM failure tolerance designs were proposed. These schemes will result in worse energy consumption and cannot deal with dynamic variations. They still have a safety margin to resist dynamic variations. With the supply voltage scaling down, we find out that the major reason of failures is that some slow cells have longer latency. We call these cell faults as "latency fault". If each cache line can be accessed in an appropriate access time, the slower cells could be reused but not disable them. We propose a VAL-Cache adapting the access time to tolerate latency faults and which is able to scale down the voltage. And we also propose the latency-fault detector to detect latency faults at run-time so as to tolerate both static and dynamic variations. Our experimental results on Mibench and 0xbench benchmarks demonstrate that the energy consumption can be reduced 10%similar to 18% in average at a cost of acceptable performance loss.en_US
dc.language.isoen_USen_US
dc.subjectVariation-awareen_US
dc.subjectAdaptive latencyen_US
dc.subjectFault-tolerant cacheen_US
dc.subjectLow voltage cacheen_US
dc.titleVariation-Aware and Adaptive-Latency Accesses for Reliable Low Voltage Cachesen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC)en_US
dc.citation.spage358en_US
dc.citation.epage363en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000332046100074-
顯示於類別:會議論文