標題: | Low-Power Multiport SRAM With Cross-Point Write Word-Lines, Shared Write Bit-Lines, and Shared Write Row-Access Transistors |
作者: | Wang, Dao-Ping Lin, Hon-Jarn Chuang, Ching-Te Hwang, Wei 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Half-Select;multiport SRAM;read path;two-port (TP) |
公開日期: | 1-三月-2014 |
摘要: | This brief proposes one-write-one-read (1W1R) and two-write-two-read (2W2R) multiport (MP) SRAMs for register file applications in nanoscale CMOS technology. The cell features a cross-point Write word-line structure to mitigate Write Half-Select disturb and improve the static noise margin (SNM). The Write bit-lines (WBLs) and Write row-access transistors are shared with adjacent bit-cells to reduce the cell transistor count and area. The scheme halves the number of WBL, thus reducing WBL leakage and power consumption. In addition, column-based virtual VSS control is employed for the Read stack to reduce the Read power consumption. Post-sim results show that the proposed scheme reduces both Write/Read current consumption by over 30% compared with the previous MP structure. The proposed scheme is demonstrated and validated by an 8-Kb 2W2R SRAM test chip fabricated in TSMC 40-nm CMOS technology. |
URI: | http://dx.doi.org/10.1109/TCSII.2013.2296137 http://hdl.handle.net/11536/24010 |
ISSN: | 1549-7747 |
DOI: | 10.1109/TCSII.2013.2296137 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS |
Volume: | 61 |
Issue: | 3 |
起始頁: | 188 |
結束頁: | 192 |
顯示於類別: | 期刊論文 |