完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Wei-Chungen_US
dc.contributor.authorPing, Su-Yien_US
dc.contributor.authorHuang, Tzu-Chien_US
dc.contributor.authorLee, Yu-Hueien_US
dc.contributor.authorChen, Ke-Horngen_US
dc.contributor.authorWey, Chin-Longen_US
dc.date.accessioned2014-12-08T15:35:28Z-
dc.date.available2014-12-08T15:35:28Z-
dc.date.issued2014-03-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2013.2297395en_US
dc.identifier.urihttp://hdl.handle.net/11536/24011-
dc.description.abstractDual dynamic voltage scaling (DVS) techniques employed in single-inductor dual-output (SIDO) converters are used to improve the efficiency of the system-on-a-chip (SoC). One DVS technique for digital circuits is controlled by the SoC processor. This paper presents the analog DVS (ADVS) technique for analog circuits to scale voltage across the power MOSFET of the switchable digital-analog (D/A) low-dropout (LDO) regulator which is the post-regulator cascaded in series with the SIDO converter. The ADVS determines the tradeoff between voltage suppression and efficiency. Furthermore, because of the digital operation of the D/A LDO regulator, the quiescent current is further reduced at light loads while the load current requirement is minimized. In addition, the limitation of the capacitor-free LDO is significantly reduced by a few microamperes. The test chip was fabricated using a 40-nm CMOS process. Experimental results demonstrated switchable D/A LDO regulator operation with peak efficiency at 96.7% in analog operation and a 5-mV output voltage ripple at 120-mA load resulting from the advantage of ripple suppression. The power efficiency could be sustained at a value over 92.57% even when the load current decreased to 1 mu A.en_US
dc.language.isoen_USen_US
dc.subjectAsynchronous digital low-dropout (LDO) regulatoren_US
dc.subjectbidirectional asynchronous signal pipelineen_US
dc.subjectdynamic voltage scaling (DVS)en_US
dc.subjecthybrid operationen_US
dc.subjectmillion instructions per second performanceen_US
dc.subjectpower conversion efficiencyen_US
dc.subjectpower moduleen_US
dc.subjectripple-based controlen_US
dc.subjectswitching regulatoren_US
dc.titleA Switchable Digital-Analog Low-Dropout Regulator for Analog Dynamic Voltage Scaling Techniqueen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JSSC.2013.2297395en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume49en_US
dc.citation.issue3en_US
dc.citation.spage740en_US
dc.citation.epage750en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000332765200015-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000332765200015.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。