標題: | A Reconfigurable Inverse Transform Architecture Design for HEVC Decoder |
作者: | Chiang, Pai-Tse Chang, Tian Sheuan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2013 |
摘要: | In this paper, we present a reconfigurable hardware design which can support the inverse transform size from 4x4 to 32x32 in HEVC (High Efficiency Video Coding). We explore the coefficient properties of various inverse transforms such that a base inverse transform unit can be reconfigured or refined to generate other size of inverse transform. The implementation in 90nm technology can support 3840x2160@30fps processing and only needs about 133.8K gate count, which can save 53% of gate count when compared with previous work. |
URI: | http://hdl.handle.net/11536/24138 |
ISBN: | 978-1-4673-5762-3; 978-1-4673-5760-9 |
ISSN: | 0271-4302 |
期刊: | 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) |
起始頁: | 1006 |
結束頁: | 1009 |
Appears in Collections: | Conferences Paper |