標題: | A 40nm 1.0Mb Pipeline 6T SRAM with Variation-Tolerant Step-Up Word-Line and Adaptive Data-Aware Write-Assist |
作者: | Chang, Chi-Shin Yang, Hao-I Liao, Wei-Nan Lin, Yi-Wei Lien, Nan-Chun Chen, Chien-Hen Chuang, Ching-Te Hwang, Wei Jou, Shyh-Jye Tu, Ming-Hsien Huang, Huan-Shun Hu, Yong-Jyun Kan, Paul-Sen Cheng, Cheng-Yo Wang, Wei-Chang Wang, Jian-Hao Lee, Kuen-Di Chen, Chia-Cheng Shih, Wei-Chiang 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2013 |
摘要: | We present a 1.0Mb pipeline 6T SRAM in 40nm Low-Power CMOS technology. The design employs a variation-tolerant Step-Up Word-Line (SUWL) to improve the Read Static Noise Margin (RSNM) without compromising the Read performance and Write-ability. The Write-ability is further enhanced by an Adaptive Data-Aware Write-Assist (ADAWA) scheme. The 1.0Mb test chip operates from 1.5V to 0.7V, with operating frequency of 800MHz@1.2V and 25 degrees C. The measured power consumption is 23.21mW (Active)/2.42mW (Leakage) at 1.2V, TT, 25 degrees C; and 6.01mW (Active)/0.35mW (Leakage) at 0.7V, TT, 25 degrees C. |
URI: | http://hdl.handle.net/11536/24139 |
ISBN: | 978-1-4673-5762-3; 978-1-4673-5760-9 |
ISSN: | 0271-4302 |
期刊: | 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) |
起始頁: | 1468 |
結束頁: | 1471 |
顯示於類別: | 會議論文 |