Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lyu, Yuan-Fu | en_US |
dc.contributor.author | Wu, Chung-Yu | en_US |
dc.contributor.author | Liu, Li-Chen | en_US |
dc.contributor.author | Chen, Wei-Ming | en_US |
dc.date.accessioned | 2014-12-08T15:35:45Z | - |
dc.date.available | 2014-12-08T15:35:45Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 978-1-4673-5762-3; 978-1-4673-5760-9 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/24144 | - |
dc.description.abstract | An architecture of SAR ADC called the delta-modulated SAR ADC (DMSAR ADC) is proposed and designed for medical device applications. In the proposed DMSAR ADC, only the voltage difference between two successive samples is resolved to reduce the conversion steps and decrease the power consumption per channel up to 66%. The experimental chip is implemented in 0.18 mu m CMOS technology. At the digital supply voltage of 1.35V and Vref=1.00V, the measured power consumption per channel is 1.38 mu W (2.71 mu W) and the measured SNDR is 56.68dB (53.89 dB) for Fin=10Hz (7kHz). The ENOB is 9.12b and FoM is 39.54fJ/step. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | delta modulated SAR ADC | en_US |
dc.subject | implantable | en_US |
dc.title | A Low Power 10Bit 500kS/s Delta-Modulated SAR ADC (DMSAR ADC) for Implantable Medical Devices | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | en_US |
dc.citation.spage | 2046 | en_US |
dc.citation.epage | 2049 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000332006802068 | - |
Appears in Collections: | Conferences Paper |