完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLyu, Yuan-Fuen_US
dc.contributor.authorWu, Chung-Yuen_US
dc.contributor.authorLiu, Li-Chenen_US
dc.contributor.authorChen, Wei-Mingen_US
dc.date.accessioned2014-12-08T15:35:45Z-
dc.date.available2014-12-08T15:35:45Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4673-5762-3; 978-1-4673-5760-9en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/24144-
dc.description.abstractAn architecture of SAR ADC called the delta-modulated SAR ADC (DMSAR ADC) is proposed and designed for medical device applications. In the proposed DMSAR ADC, only the voltage difference between two successive samples is resolved to reduce the conversion steps and decrease the power consumption per channel up to 66%. The experimental chip is implemented in 0.18 mu m CMOS technology. At the digital supply voltage of 1.35V and Vref=1.00V, the measured power consumption per channel is 1.38 mu W (2.71 mu W) and the measured SNDR is 56.68dB (53.89 dB) for Fin=10Hz (7kHz). The ENOB is 9.12b and FoM is 39.54fJ/step.en_US
dc.language.isoen_USen_US
dc.subjectdelta modulated SAR ADCen_US
dc.subjectimplantableen_US
dc.titleA Low Power 10Bit 500kS/s Delta-Modulated SAR ADC (DMSAR ADC) for Implantable Medical Devicesen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage2046en_US
dc.citation.epage2049en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000332006802068-
顯示於類別:會議論文