Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Liao, Te-Wen | en_US |
dc.contributor.author | Su, Jun-Ren | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2014-12-08T15:35:46Z | - |
dc.date.available | 2014-12-08T15:35:46Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 978-1-4799-0066-4 | en_US |
dc.identifier.issn | 1548-3746 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/24158 | - |
dc.description.abstract | This paper presents a frequency synthesizer system with random pulsewidth matching technique and a sub-sampling charge pump. Through the randomization and average of the pulsewidth and the reduction of current mismatch, the frequency synthesizer can reduce the ripples on the control voltage of the voltage-controlled oscillator in order to reduce the reference spur at the output of the phase-locked loop. A random clock generator is used to perform a random selection control. To demonstrate the effectiveness of the proposed spur-reduction techniques, a 2.5GHz to 2.7 GHz FLPLL was designed and fabricated using a TSMC 90nm CMOS process. The proposed circuit can achieve a phase noise of - 114 dBc/Hz at an offset frequency of 1 MHz and reference spurs below - 74 dBc. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | PLL | en_US |
dc.subject | low spur | en_US |
dc.subject | Synthesizer | en_US |
dc.title | Sub-Sampling Charge Pump and Random Pulsewidth Matching Technique for Frequency Synthesizer | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | en_US |
dc.citation.spage | 1035 | en_US |
dc.citation.epage | 1038 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000333176800260 | - |
Appears in Collections: | Conferences Paper |