完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiao, Te-Wenen_US
dc.contributor.authorSu, Jun-Renen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2014-12-08T15:35:46Z-
dc.date.available2014-12-08T15:35:46Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4799-0066-4en_US
dc.identifier.issn1548-3746en_US
dc.identifier.urihttp://hdl.handle.net/11536/24158-
dc.description.abstractThis paper presents a frequency synthesizer system with random pulsewidth matching technique and a sub-sampling charge pump. Through the randomization and average of the pulsewidth and the reduction of current mismatch, the frequency synthesizer can reduce the ripples on the control voltage of the voltage-controlled oscillator in order to reduce the reference spur at the output of the phase-locked loop. A random clock generator is used to perform a random selection control. To demonstrate the effectiveness of the proposed spur-reduction techniques, a 2.5GHz to 2.7 GHz FLPLL was designed and fabricated using a TSMC 90nm CMOS process. The proposed circuit can achieve a phase noise of - 114 dBc/Hz at an offset frequency of 1 MHz and reference spurs below - 74 dBc.en_US
dc.language.isoen_USen_US
dc.subjectPLLen_US
dc.subjectlow spuren_US
dc.subjectSynthesizeren_US
dc.titleSub-Sampling Charge Pump and Random Pulsewidth Matching Technique for Frequency Synthesizeren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS)en_US
dc.citation.spage1035en_US
dc.citation.epage1038en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000333176800260-
顯示於類別:會議論文