完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHong, Hao-Chiaoen_US
dc.contributor.authorChen, Yung-Shunen_US
dc.contributor.authorFang, Wei-Chiehen_US
dc.date.accessioned2014-12-08T15:36:21Z-
dc.date.available2014-12-08T15:36:21Z-
dc.date.issued2014-06-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2013.2270362en_US
dc.identifier.urihttp://hdl.handle.net/11536/24690-
dc.description.abstractThis paper presents the design and test of a 14 GSps, four-bit data converter pair in 90 nm CMOS suitable for implementing advanced serial links. The data converter pair consists of a noninterleaved flash analog-to-digital converter (ADC) and a noninterleaved current-steering digital-to-analog converter (DAC). Both the converter designs adopt the wave-pipelining technique to increase the available signal settling time. Through detailed analysis, we show that cascading three active feedback preamplifiers to implement the cores of the comparators in the ADC balances the power budget and the design difficulty when we push the sampling rate to the process limit. Current mode logic gates are used to alleviate the power bouncing issue. To address the difficulty and high cost of testing the extremely high-speed converters, the design embeds the simple design-for- testability circuits cooperating with the on-chip resources to provide two cost-effective test modes. The first test mode cascades the ADC and DAC so that they can be tested at the rated speed without the need of a very high speed logic analyzer. The second test mode enables the eye diagram tests by shuffling the digital outputs of ADC as the inputs of the DAC instead of adopting conventional linear feedback shift register. The experimental results show that the cascaded ADC and DAC pair achieves a 31.0 dBc spurious-free dynamic range and a 25.9 dB signal-to-noise-and-distortion ratio with a 1.11 GHz, -1 dBFS stimulus at 14 GSps. The ADC and DAC consume 214 mW and 85 mW from a 1.0-V supply and occupy 0.1575 mm(2) and 0.0636 mm(2), respectively.en_US
dc.language.isoen_USen_US
dc.subjectAnalog-to-digital converter (ADC)en_US
dc.subjectdesign-for-testabilityen_US
dc.subjectdigital loopbacken_US
dc.subjectdigital-to-analog converter (DAC)en_US
dc.subjecteye diagram testen_US
dc.subjecthigh-speeden_US
dc.title14 GSps Four-Bit Noninterleaved Data Converter Pair in 90 nm CMOS With Built-In Eye Diagram Testabilityen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2013.2270362en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume22en_US
dc.citation.issue6en_US
dc.citation.spage1238en_US
dc.citation.epage1247en_US
dc.contributor.department電機資訊學士班zh_TW
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentUndergraduate Honors Program of Electrical Engineering and Computer Scienceen_US
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000337167600004-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000337167600004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。