完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hong, Hao-Chiao | en_US |
dc.contributor.author | Chen, Yung-Shun | en_US |
dc.contributor.author | Fang, Wei-Chieh | en_US |
dc.date.accessioned | 2014-12-08T15:36:21Z | - |
dc.date.available | 2014-12-08T15:36:21Z | - |
dc.date.issued | 2014-06-01 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TVLSI.2013.2270362 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/24690 | - |
dc.description.abstract | This paper presents the design and test of a 14 GSps, four-bit data converter pair in 90 nm CMOS suitable for implementing advanced serial links. The data converter pair consists of a noninterleaved flash analog-to-digital converter (ADC) and a noninterleaved current-steering digital-to-analog converter (DAC). Both the converter designs adopt the wave-pipelining technique to increase the available signal settling time. Through detailed analysis, we show that cascading three active feedback preamplifiers to implement the cores of the comparators in the ADC balances the power budget and the design difficulty when we push the sampling rate to the process limit. Current mode logic gates are used to alleviate the power bouncing issue. To address the difficulty and high cost of testing the extremely high-speed converters, the design embeds the simple design-for- testability circuits cooperating with the on-chip resources to provide two cost-effective test modes. The first test mode cascades the ADC and DAC so that they can be tested at the rated speed without the need of a very high speed logic analyzer. The second test mode enables the eye diagram tests by shuffling the digital outputs of ADC as the inputs of the DAC instead of adopting conventional linear feedback shift register. The experimental results show that the cascaded ADC and DAC pair achieves a 31.0 dBc spurious-free dynamic range and a 25.9 dB signal-to-noise-and-distortion ratio with a 1.11 GHz, -1 dBFS stimulus at 14 GSps. The ADC and DAC consume 214 mW and 85 mW from a 1.0-V supply and occupy 0.1575 mm(2) and 0.0636 mm(2), respectively. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Analog-to-digital converter (ADC) | en_US |
dc.subject | design-for-testability | en_US |
dc.subject | digital loopback | en_US |
dc.subject | digital-to-analog converter (DAC) | en_US |
dc.subject | eye diagram test | en_US |
dc.subject | high-speed | en_US |
dc.title | 14 GSps Four-Bit Noninterleaved Data Converter Pair in 90 nm CMOS With Built-In Eye Diagram Testability | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TVLSI.2013.2270362 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | en_US |
dc.citation.volume | 22 | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.spage | 1238 | en_US |
dc.citation.epage | 1247 | en_US |
dc.contributor.department | 電機資訊學士班 | zh_TW |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Undergraduate Honors Program of Electrical Engineering and Computer Science | en_US |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000337167600004 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |