完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Hao-Yuen_US
dc.contributor.authorLin, Chen-Weien_US
dc.contributor.authorHuang, Chao-Yingen_US
dc.contributor.authorLu, Ching-Hoen_US
dc.contributor.authorLai, Chen-Anen_US
dc.contributor.authorChao, Mango C. -T.en_US
dc.contributor.authorHuang, Rei-Fuen_US
dc.date.accessioned2014-12-08T15:36:45Z-
dc.date.available2014-12-08T15:36:45Z-
dc.date.issued2014en_US
dc.identifier.isbn978-1-4799-2611-4en_US
dc.identifier.issn1093-0167en_US
dc.identifier.urihttp://hdl.handle.net/11536/25127-
dc.description.abstractThe recent research works of dual-port SRAM have focused on developing new write-assist techniques to suppress the potential inter-port write disturbance under low operating voltage and high process variation. However, the testing related issues induced by those newly proposed write-assist techniques have not been discussed yet in the previous literatures. In this paper, we first implemented a new write-assist dual-port SRAM proposed in [10] by using a 28nm LP process and then discussed the faulty behavior of injecting different resistive-open defects into both the SRAM cell and write-assist circuit. Next, we developed new test methods to detect the hard-to-detect resistive-open defects and proposed a corresponding March-like algorithm that covers a widely used March C-as well as the proposed test methods. Last, the required DfT for the proposed test methods was also discussed.en_US
dc.language.isoen_USen_US
dc.titleTesting Methods for a Write-Assist Disturbance-Free Dual-Port SRAMen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE 32ND VLSI TEST SYMPOSIUM (VTS)en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000342177000007-
顯示於類別:會議論文