完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, YWen_US
dc.contributor.authorLiu, HYen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2014-12-08T15:37:21Z-
dc.date.available2014-12-08T15:37:21Z-
dc.date.issued2004-11-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2004.835815en_US
dc.identifier.urihttp://hdl.handle.net/11536/25689-
dc.description.abstractThis paper presents an 8192-point FFT processor for DVB-T systems, in which a three-step radix-8 FFT algorithm, a new dynamic scaling approach, and a novel matrix prefetch buffer 1 are exploited. About 64 K bit memory space can be saved in the 8 K point FFT by the proposed dynamic scaling approach. Moreover, with data scheduling and pre-fetched buffering, single-port memory can be adopted without degrading throughput rate. A test chip for 8 K mode DVB-T system has been designed and fabricated using 0.18-mum single-poly six-metal CMOS process with core area of 4.84 mm(2). Power dissipation is about 25.2 mW at 20 MHz.en_US
dc.language.isoen_USen_US
dc.subjectDVB-Ten_US
dc.subjectfast Fourier transform (FFT)en_US
dc.subjectorthogonal frequency division multiplexing (OFDM)en_US
dc.titleA dynamic scaling FFT processor for DVB-T applicationsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JSSC.2004.835815en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume39en_US
dc.citation.issue11en_US
dc.citation.spage2005en_US
dc.citation.epage2013en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000224692400021-
dc.citation.woscount48-
顯示於類別:期刊論文


文件中的檔案:

  1. 000224692400021.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。