完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, HYen_US
dc.contributor.authorChen, SLen_US
dc.date.accessioned2014-12-08T15:37:24Z-
dc.date.available2014-12-08T15:37:24Z-
dc.date.issued2004-11-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2004.836311en_US
dc.identifier.urihttp://hdl.handle.net/11536/25721-
dc.description.abstractThis work describes new circuits called capacitor coupling trigger and capacitor coupling accelerator (CCA) circuits used to reduce the long interconnect RC delay in sub-100-nm processes. The proposed circuits use capacitors to split the output driving paths to eliminate the short-circuit current and thus improve the signal transition time. Besides, the capacitor coupling technique is applied to adjust the gate threshold voltage of the proposed circuits and isolate the input signal from the output driving transistors. The proposed circuits are faster than the prior circuits. Furthermore, the CCA can be applied to bi-directional interface, multiports bus, field-programmable gate array interconnections, and complex dynamic logic circuits.en_US
dc.language.isoen_USen_US
dc.subjectacceleratoren_US
dc.subjectcapacitor couplingen_US
dc.subjectgigascale systemsen_US
dc.subjectinterconnecten_US
dc.subjectreceiversen_US
dc.titleInterconnect accelerating techniques for sub-100-nm gigascale systemsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2004.836311en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume12en_US
dc.citation.issue11en_US
dc.citation.spage1192en_US
dc.citation.epage1200en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000224899800008-
dc.citation.woscount4-
顯示於類別:期刊論文


文件中的檔案:

  1. 000224899800008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。