完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorLin, KHen_US
dc.date.accessioned2014-12-08T15:38:37Z-
dc.date.available2014-12-08T15:38:37Z-
dc.date.issued2004-09-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LED.2004.833372en_US
dc.identifier.urihttp://hdl.handle.net/11536/26417-
dc.description.abstractThe double snapback characteristic in the highvoltage nMOSFET under transmission line pulsing stress is found. The physical mechanism of double snapback phenomenon in the high-voltage nMOSFET is investigated by device simulation. With double snapback characteristic in high-voltage nMOSFET, the holding voltage of the high-voltage nMOSFET in snapback breakdown condition has been found to be much smaller than the power supply voltage. Such characteristic will cause the high-voltage CMOS ICs susceptible to the latchup-like danger in the real system applications, especially while the high-voltage nMOSFET is used in the power-rail electrostatic discharge clamp circuit.en_US
dc.language.isoen_USen_US
dc.subjectdouble-diffused drain (DDD)en_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.subjecthigh-voltage nMOSFETen_US
dc.subjectlateral diffused MOS (LDMOS)en_US
dc.subjectlatchupen_US
dc.titleDouble snapback characte'ristics in high-voltage nMOSFETs and the impact to on-chip ESD protection designen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LED.2004.833372en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume25en_US
dc.citation.issue9en_US
dc.citation.spage640en_US
dc.citation.epage642en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000223577600017-
dc.citation.woscount17-
顯示於類別:期刊論文


文件中的檔案:

  1. 000223577600017.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。