標題: | Efficient Inter-layer Prediction Hardware Design with Extended Spatial Scalability for H.264/AVC Scalable Extension |
作者: | Chen, Yu-Chen Li, Gwo-Long Chang, Tian-Sheuan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2010 |
摘要: | To support inter-layer prediction with arbitrary frame resolution ratio between successive spatial layers, the scalable video coding (SVC) adopts the mechanism of extended spatial scalability (ESS) to achieve it but with noticeable hardware implementation complexity due to the numerous multiplication operations. Therefore, this paper proposes a hardware efficient inter-layer prediction architecture design with ESS by means of accumulator approach. In addition, an area efficient inter-layer interpolator architecture and simplified transform block identification scheme are also proposed to further reduce hardware costs. Simulation results demonstrate that our proposed architecture can significantly save gate count when compared to direct implementation approach. |
URI: | http://hdl.handle.net/11536/26587 |
ISBN: | 978-1-4244-5309-2 |
ISSN: | 0271-4302 |
期刊: | 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS |
起始頁: | 665 |
結束頁: | 668 |
顯示於類別: | 會議論文 |