完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, TFen_US
dc.contributor.authorYeh, CFen_US
dc.contributor.authorLou, JCen_US
dc.date.accessioned2014-12-08T15:39:10Z-
dc.date.available2014-12-08T15:39:10Z-
dc.date.issued2004-05-15en_US
dc.identifier.issn0021-8979en_US
dc.identifier.urihttp://dx.doi.org/10.1063/1.1699504en_US
dc.identifier.urihttp://hdl.handle.net/11536/26769-
dc.description.abstractThis work examines the effects of grain boundaries on the performance and hot-carrier reliability of excimer-laser-annealed polycrystalline silicon thin film transistors (poly-Si TFTs) before and after NH3 plasma treatment. Self-aligned poly-Si TFTs, whose channel regions include a 150 nm thick laser-crystallized poly-Si layer with small grains and a 100 nm thick layer with large grains, are fabricated. Other TFTs, with large grains throughout their channels, are fabricated nearby for comparison. The trapping of electrons at grain boundaries in the drain junction creates strong local electric fields that boost the leakage current, cause the threshold voltage to decline as the drain bias increases, enhance the kink effect in the output characteristics, and degrade the hot-carrier reliability of devices. When static hot-carrier stress is applied to nonhydrogenated poly-Si TFTs for less than 10(4) s at V-GS=10 V and V-DS=20 V, hot holes are injected into the gate oxide at the same time trap states are created in the drain junction. The screening effect is observed when the same stress is applied to devices that have many grain boundaries in their drain junctions. NH3 plasma treatment prevents the trapping of electrons at grain boundaries. The performance of hydrogenated poly-Si TFTs improves, but the hot-carrier reliability of those TFTs with large grains in their drain junctions degrades. The hydrogenation causes a trade-off between the electrical characteristics and the hot-carrier reliability, and introduces irregular humps in the subthreshold region. (C) 2004 American Institute of Physics.en_US
dc.language.isoen_USen_US
dc.titleEffects of grain boundaries on performance and hot-carrier reliability of excimer-laser annealed polycrystalline silicon thin film transistorsen_US
dc.typeArticleen_US
dc.identifier.doi10.1063/1.1699504en_US
dc.identifier.journalJOURNAL OF APPLIED PHYSICSen_US
dc.citation.volume95en_US
dc.citation.issue10en_US
dc.citation.spage5788en_US
dc.citation.epage5794en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000221269300079-
dc.citation.woscount12-
顯示於類別:期刊論文


文件中的檔案:

  1. 000221269300079.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。