完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Chun-Chengen_US
dc.contributor.authorWang, Chung-Yien_US
dc.contributor.authorWu, Jieh-Tsorngen_US
dc.date.accessioned2014-12-08T15:39:30Z-
dc.date.available2014-12-08T15:39:30Z-
dc.date.issued2010en_US
dc.identifier.isbn978-1-4244-7636-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/26965-
dc.identifier.urihttp://dx.doi.org/10.1109/VLSIC.2010.5560312en_US
dc.description.abstractAn 8-channel 6-bit 16-GS/s time-interleaved ADC was fabricated using a 65nm CMOS technology. Each A/D channel is a flash ADC using latch-type comparator with background offset calibration. Timing skews among the channels are also continuously calibrated in the background. The chip achieves 42.3dB SFDR and 30.8dB SNDR at 16 GS/s sampling rate.en_US
dc.language.isoen_USen_US
dc.titleA CMOS 6-Bit 16-GS/s Time-Interleaved ADC with Digital Background Calibrationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/VLSIC.2010.5560312en_US
dc.identifier.journal2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERSen_US
dc.citation.spage159en_US
dc.citation.epage160en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000287508300062-
顯示於類別:會議論文


文件中的檔案:

  1. 000287508300062.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。