Full metadata record
DC FieldValueLanguage
dc.contributor.authorLin, JMen_US
dc.contributor.authorChang, YWen_US
dc.contributor.authorLin, SPen_US
dc.date.accessioned2014-12-08T15:40:33Z-
dc.date.available2014-12-08T15:40:33Z-
dc.date.issued2003-08-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2003.816137en_US
dc.identifier.urihttp://hdl.handle.net/11536/27675-
dc.description.abstractFloorplanning/placement allocates a set of modules into a chip so that no two modules overlap and some specified objective is optimized. To facilitate floorplanning/placement, we need to develop an efficient and effective representation to model the geometric relationship among modules. In this paper, we present a P-admissible representation, called corner sequence (CS), for non-slicing floorplans. CS consists of two tuples that denote the packing sequence of modules and the corners to which the modules are placed. CS is very effective and simple for implementation. Also, it supports incremental update during packing. In particular, it induces a generic worst case linear-time packing scheme that can also be applied to other representations. Experimental results show that CS achieves very promising results for a set of commonly used MCNC benchmark circuits.en_US
dc.language.isoen_USen_US
dc.subjectfloor planningen_US
dc.subjectlayouten_US
dc.subjectphysical designen_US
dc.subjectplacementen_US
dc.subjectVLSI designen_US
dc.titleCorner sequence - A P-admissible floorplan representation with a worst case linear-time packing schemeen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2003.816137en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume11en_US
dc.citation.issue4en_US
dc.citation.spage679en_US
dc.citation.epage686en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000185247100012-
dc.citation.woscount22-
Appears in Collections:Articles


Files in This Item:

  1. 000185247100012.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.